ISD94100 Series Technical Reference Manual
Sep 9, 2019
Page
297
of 928
Rev1.09
IS
D
9
410
0
S
ER
IE
S
T
E
C
HN
ICA
L
RE
F
E
RE
NCE
M
AN
U
AL
PDMA Channel Request Status Register (PDMA_TRGSTS)
Register
Offset
R/W Description
Reset Value
PDMA_TRGSTS
P 0x40C R
PDMA Channel Request Status Register
0x0000_0000
31
30
29
28
27
26
25
24
Reserved
23
22
21
20
19
18
17
16
Reserved
15
14
13
12
11
10
9
8
REQSTS15
REQSTS14
REQSTS13
REQSTS12
REQSTS11
REQSTS10
REQSTS9
REQSTS8
7
6
5
4
3
2
1
0
REQSTS7
REQSTS6
REQSTS5
REQSTS4
REQSTS3
REQSTS2
REQSTS1
REQSTS0
Bits
Description
[31:16]
Reserved
Reserved. Any values read should be ignored. When writing to this field always write with
reset value.
[15]
REQSTS15
PDMA Channel 15 Request Status (Read Only)
This flag indicates whether channel 15 have a request or not, no matter request from
software or peripheral. When PDMA controller finishes channel transfer, this bit will be
cleared automatically.
0 = PDMA Channel 15 has no request.
1 = PDMA Channel 15 has a request.
Note:
If user stops or resets each PDMA transfer by setting PDMA_STOP or
PDMA_CHRST register respectively, this bit will be cleared automatically after finishing
current transfer.
[14]
REQSTS14
PDMA Channel 14 Request Status (Read Only)
This flag indicates whether channel 14 have a request or not, no matter request from
software or peripheral. When PDMA controller finishes channel transfer, this bit will be
cleared automatically.
0 = PDMA Channel 14 has no request.
1 = PDMA Channel 14 has a request.
Note:
If user stops or resets each PDMA transfer by setting PDMA_STOP or
PDMA_CHRST register respectively, this bit will be cleared automatically after finishing
current transfer.
[13]
REQSTS13
PDMA Channel 13 Request Status (Read Only)
This flag indicates whether channel 13 have a request or not, no matter request from
software or peripheral. When PDMA controller finishes channel transfer, this bit will be
cleared automatically.
0 = PDMA Channel 13 has no request.
1 = PDMA Channel 13 has a request.
Note:
If user stops or resets each PDMA transfer by setting PDMA_STOP or
PDMA_CHRST register respectively, this bit will be cleared automatically after finishing
current transfer.
[12]
REQSTS12
PDMA Channel 12 Request Status (Read Only)