ISD94100 Series Technical Reference Manual
Sep 9, 2019
Page
465
of 928
Rev1.09
IS
D
9
410
0
S
ER
IE
S
T
E
C
HN
ICA
L
RE
F
E
RE
NCE
M
AN
U
AL
PWM Generation Register 1 (PWM_WGCTL1)
Register
Offset
R/W Description
Reset Value
PWM_WGCTL1
0xB4
R/W PWM Generation Register 1
0x0000_0000
31
30
29
28
27
26
25
24
Reserved
CMPDCTL5
CMPDCTL4
23
22
21
20
19
18
17
16
CMPDCTL3
CMPDCTL2
CMPDCTL1
CMPDCTL0
15
14
13
12
11
10
9
8
Reserved
CMPUCTL5
CMPUCTL4
7
6
5
4
3
2
1
0
CMPUCTL3
CMPUCTL2
CMPUCTL1
CMPUCTL0
Bits
Description
[31:28]
Reserved
Reserved. Any values read should be ignored. When writing to this field always write with
reset value.
[27:26]
CMPDCTL5
PWM Channel 5 Compare Down Point Control
00 = Do nothing.
01 = PWM compare down point output Low.
10 = PWM compare down point output High.
11 = PWM compare down point output Toggle.
PWM can control output level when PWM counter down count to CMPDAT.
Note:
In complementary mode, CMPDCTL1, 3, 5 use as another CMPDCTL for channel 0,
2, 4.
[25:24]
CMPDCTL4
PWM Channel 4 Compare Down Point Control
00 = Do nothing.
01 = PWM compare down point output Low.
10 = PWM compare down point output High.
11 = PWM compare down point output Toggle.
PWM can control output level when PWM counter down count to CMPDAT.
Note:
In complementary mode, CMPDCTL1, 3, 5 use as another CMPDCTL for channel 0,
2, 4.
[23:22]
CMPDCTL3
PWM Channel 3 Compare Down Point Control
00 = Do nothing.
01 = PWM compare down point output Low.
10 = PWM compare down point output High.
11 = PWM compare down point output Toggle.
PWM can control output level when PWM counter down count to CMPDAT.
Note:
In complementary mode, CMPDCTL1, 3, 5 use as another CMPDCTL for channel 0,
2, 4.
[21:20]
CMPDCTL2
PWM Channel 2 Compare Down Point Control