ISD94100 Series Technical Reference Manual
Sep 9, 2019
Page
381
of 928
Rev1.09
IS
D
9
410
0
S
ER
IE
S
T
E
C
HN
ICA
L
RE
F
E
RE
NCE
M
AN
U
AL
Timer PWM Control Register (TIMERx_PWMCTL)
Register
Offset
R/W Description
Reset Value
TIMER0_PWMCTL
T0x40
R/W Timer0 PWM Control Register
0x0000_0000
TIMER1_PWMCTL
T0x140
R/W Timer1 PWM Control Register
0x0000_0000
TIMER2_PWMCTL
T0x40
R/W Timer2 PWM Control Register
0x0000_0000
TIMER3_PWMCTL
T0x140
R/W Timer3 PWM Control Register
0x0000_0000
31
30
29
28
27
26
25
24
DBGTRIOFF
DBGHALT
Reserved
23
22
21
20
19
18
17
16
Reserved
OUTMODE
15
14
13
12
11
10
9
8
Reserved
IMMLDEN
CTRLD
7
6
5
4
3
2
1
0
Reserved
CNTMODE
CNTTYPE
CNTEN
Bits
Description
[31]
DBGTRIOFF
ICE Debug Mode Acknowledge Disable Bit (Write Protected)
0 = ICE debug mode acknowledgement effects PWM output.
PWM output pin will be forced as tri-state while ICE debug mode acknowledged.
1 = ICE debug mode acknowledgement disabled.
PWM output pin will keep output no matter ICE debug mode acknowledged or not.
Note:
This register is write protected. Refer to SYS_REGLCTL register.
[30]
DBGHALT
ICE Debug Mode Counter Halt (Write Protected)
If debug mode counter halt is enabled, PWM counter will keep current value until exit ICE
debug mode.
0 = ICE debug mode counter halt disable.
1 = ICE debug mode counter halt enable.
Note:
This register is write protected. Refer to SYS_REGLCTL register.
[29:17]
Reserved
Reserved. Any values read should be ignored. When writing to this field always write with
reset value.
[16]
OUTMODE
PWM Output Mode
This bit controls the output mode of corresponding PWM channel.
0 = PWM independent mode.
1 = PWM complementary mode.
[15:10]
Reserved
Reserved. Any values read should be ignored. When writing to this field always write with
reset value.
[9]
IMMLDEN
Immediately Load Enable Bit
0 = PERIOD will load to PBUF when current PWM period is completed no matter CTRLD is