ISD94100 Series Technical Reference Manual
Sep 9, 2019
Page
287
of 928
Rev1.09
IS
D
9
410
0
S
ER
IE
S
T
E
C
HN
ICA
L
RE
F
E
RE
NCE
M
AN
U
AL
Channel Control Register (PDMA_CHCTL)
Register
Offset
R/W Description
Reset Value
PDMA_CHCTL
P 0x400 R/W PDMA Channel Control Register
0x0000_0000
31
30
29
28
27
26
25
24
Reserved
23
22
21
20
19
18
17
16
Reserved
15
14
13
12
11
10
9
8
CHEN15
CHEN14
CHEN13
CHEN12
CHEN11
CHEN10
CHEN9
CHEN8
7
6
5
4
3
2
1
0
CHEN7
CHEN6
CHEN5
CHEN4
CHEN3
CHEN2
CHEN1
CHEN0
Bits
Description
[31:16]
Reserved
Reserved. Any values read should be ignored. When writing to this field always write with
reset value.
[15]
CHEN15
PDMA Channel 15 Enable Bit
Set this bit to 1 to enable PDMA channel 15 operation. Channel 15 cannot be active if it is
not set as enabled.
0 = PDMA Channel 15 Disabled.
1 = PDMA Channel 15 Enabled.
Note:
Set corresponding bit of PDMA_STOP or PDMA_CHRST register will also clear this
bit.
[14]
CHEN14
PDMA Channel 14 Enable Bit
Set this bit to 1 to enable PDMA channel 14 operation. Channel 14 cannot be active if it is
not set as enabled.
0 = PDMA Channel 14 Disabled.
1 = PDMA Channel 14 Enabled.
Note:
Set corresponding bit of PDMA_STOP or PDMA_CHRST register will also clear this
bit.
[13]
CHEN13
PDMA Channel 13 Enable Bit
Set this bit to 1 to enable PDMA channel 13 operation. Channel 13 cannot be active if it is
not set as enabled.
0 = PDMA Channel 13 Disabled.
1 = PDMA Channel 13 Enabled.
Note:
Set corresponding bit of PDMA_STOP or PDMA_CHRST register will also clear this
bit.
[12]
CHEN12
PDMA Channel 12 Enable Bit
Set this bit to 1 to enable PDMA channel 12 operation. Channel 12 cannot be active if it is
not set as enabled.
0 = PDMA Channel 12 Disabled.
1 = PDMA Channel 12 Enabled.
Note:
Set corresponding bit of PDMA_STOP or PDMA_CHRST register will also clear this